伊人94I在线观看亚洲专区Iwww.色天使.comI福利视频精品I91在线视频中文字幕I91在线免费观看网站I一区二区三区人妻I99久久精品电影I免费完整91国语版Iwww.日日日I香蕉视频精品亚洲一区二区三区在线播I日韩极品视频在线观看IAV免费片I91急促丨高潮丨对白丨合集I少妇99I粉嫩绯色Av一区二区在线观看I91精品国产一区二区I91爱操

首頁 新聞 > 科技 > 正文

用VHDL設計的任意頻率分頻器

Sometimes I need to generate a clock at a lower frequency than the main clock driving the FPGA. If the ratio of the frequencies is a power of 2, the logic is easy. If the ratio is an integer N, then a divide-by-N counter is only a little harder. But if the ratio isn"t an integer, a little (and I mean a little) math is required. Note that the new clock will have lots of jitter: there"s no escaping that. But it will have no drift, and for some applications that"s what counts. If you have a clock A at frequency a, and want to make a clock B at some lower frequency b (that is, b a), then something like: d = 0; forever { Wait for clock A. if (d 1) { d += (b/a); } else { d += (b/a) - 1; /* getting here means tick for clock B */ } } but comparison against zero is easier, so subtract 1 from d: d = 0; forever { Wait for clock A. if (d 0) { d += (b/a); } else { d += (b/a) - 1; /* getting here means tick for clock B */ } } want an integer representation, so multiply everything by a: d = 0; forever { Wait for clock A. if (d 0) { d += b; } else { d += b - a; /* getting here means tick for clock B */ } } For example. I just bought a bargain batch of 14.1523MHz oscillators from BG but I need to generate a 24Hz clock. So a=14152300 and b=24: d = 0; forever { Wait for clock A. if (d 0) { d += 24; } else { d += 24 - 14152300; /* getting here means tick for clock B */ } } For a hardware implementation I need to know how many bits are needed for d: here it"s 24 bits to hold the largest value (-14152300) plus one more bit for the sign. In VHDL this looks like: signal d, dInc, dN : std_logic_vector(24 downto 0); process (d) begin if (d(24) = "1") then dInc = 0000000000000000000011000; -- (24) else dInc = 1001010000000110110101100; -- (24 - 14152300) end if; end process; dN = d + dInc; process begin wait until A"event and A = "1"; d = dN; -- clock B tick whenever d(24) is zero end process;

關鍵詞: VHDL任意頻率分頻器

最近更新

關于本站 管理團隊 版權申明 網站地圖 聯系合作 招聘信息

Copyright © 2005-2018 創投網 - www.mslower.cn All rights reserved
聯系我們:33 92 950@qq.com
豫ICP備2020035879號-12

 

主站蜘蛛池模板: 日韩精品中文字幕在线观看 | 日日日操操| www婷婷 | 天天亚洲综合 | 在线三级av| 日韩美女黄色片 | 一区二区伦理 | 久久99精品波多结衣一区 | 国产精品久久久久久久久久久不卡 | 91久色蝌蚪 | 最新av电影网站 | 久久精品国产一区 | 亚洲美女在线国产 | av福利在线导航 | 国产成人99久久亚洲综合精品 | 99爱这里只有精品 | 女女av在线 | 成人av电影在线观看 | 在线看成人av | 在线黄色观看 | 人人爽网站 | 精品国产电影一区二区 | 日韩欧美综合在线视频 | 在线观看aaa | 国产中年夫妇高潮精品视频 | 日韩av女优视频 | 久久精品网站免费观看 | 日本xxxx裸体xxxx17 | 91视频电影| 国产不卡免费视频 | 久久伊人国产精品 | 天天操天天插 | 欧美片网站yy| 国产群p | 欧美亚洲国产日韩 | 欧美日韩激情视频8区 | av福利免费 | 成人丁香花 | 91av视频免费在线观看 | 久久国产系列 | 超碰人人在线观看 |